Chapter 6 Parallel Input/Output Control
MC9S08QL8 MCU Series Reference Manual, Rev. 1
88
NXP Semiconductors
6.4.3.5
Port C Drive Strength Selection Register (PTCDS)
7
6
5
4
3
2
1
0
R
—
—
—
—
PTCDS3
PTCDS2
PTCDS1
PTCDS0
W
Reset:
0
0
0
0
0
0
0
0
Figure 6-16. Drive Strength Selection for Port C Register (PTCDS)
Table 6-15. PTCDS Register Field Descriptions
Field
Description
3:0
PTCDS[3:0]
Output Drive Strength Selection for Port C Bits
— Each of these control bits selects between low and high
output drive for the associated PTC pin. For port C pins that are configured as inputs, these bits have no effect.
0 Low output drive strength selected for port C bit n.
1 High output drive strength selected for port C bit n.
Summary of Contents for MC9S08QL4
Page 4: ...MC9S08QL8 MCU Series Reference Manual Rev 1 4 NXP Semiconductors...
Page 36: ...Chapter 3 Modes of Operation MC9S08QL8 MCU Series Reference Manual Rev 1 36 NXP Semiconductors...
Page 56: ...Chapter 4 Memory MC9S08QL8 MCU Series Reference Manual Rev 1 56 NXP Semiconductors...
Page 172: ...Modulo Timer S08MTIMV1 MC9S08QL8 MCU Series Reference Manual Rev 1 172 NXP Semiconductors...
Page 238: ...Development Support MC9S08QL8 MCU Series Reference Manual Rev 1 238 NXP Semiconductors...
Page 239: ......