CHAPTER 14 INTERRUPT FUNCTIONS
Preliminary User’s Manual U16846EJ1V0UD
278
Table 14-1. Interrupt Source List
Interrupt Source
Interrupt
Type
Default
Priority
Note 1
Name Trigger
Internal/
External
Vector
Table
Address
Basic
Configuration
Type
Note 2
0 INTLVI
Low-voltage
detection
Note 3
Internal
0004H
(A)
1 INTP0
0006H
2 INTP1
0008H
3 INTP2
000AH
4 INTP3
000CH
5 INTP4
000EH
6 INTP5
Pin input edge detection
External
0010H
(B)
7
INTSRE6
UART6 reception error generation
0012H
8
INTSR6
End of UART6 reception
0014H
9
INTST6
End of UART6 transmission
0016H
10
INTCSI10/
INTST0
Note 4
End of CSI10 communication/end of UART0
transmission
0018H
11 INTTMH1
Match between TMH1 and CMP01
(when compare register is specified)
001AH
12 INTTMH0
Match between TMH0 and CMP00
(when compare register is specified)
001CH
13 INTTM50
Match between TM50 and CR50
(when compare register is specified)
001EH
14 INTTM000
Match between TM00 and CR000
(when compare register is specified)
0020H
15 INTTM010
Match between TM00 and CR010
(when compare register is specified)
0022H
16
INTAD
End of A/D conversion
0024H
Maskable
17 INTSR0
Note 4
End of UART0 reception
Internal
0026H
(A)
Software
−
BRK BRK
instruction
execution
−
003EH (C)
RESET Reset
input
POC Power-on-clear
LVI Low-voltage
detection
Note 5
Clock
monitor
High-speed system clock stop detection
Reset
−
WDT WDT
overflow
−
0000H
−
Notes 1. The default priority is the priority applicable when two or more maskable interrupt are generated
simultaneously. 0 is the highest priority, and 17 is the lowest.
2. Basic configuration types (A) to (C) correspond to (A) to (C) in Figure 14-1.
3. When bit 1 (LVIMD) = 0 is selected for the low-voltage detection register (LVIM).
4. The interrupt sources INTST0 and INTSR0 are available only in the
µ
PD78F0102H and 78F0103H.
5. When LVIMD = 1 is selected.