CHAPTER 3 CPU ARCHITECTURE
Preliminary User’s Manual U16846EJ1V0UD
35
Figure 3-1. Memory Map (
µ
PD78F0101H)
Special function registers
(SFR)
256
×
8 bits
Internal high-speed RAM
512
×
8 bits
General-purpose
registers
32
×
8 bits
Reserved
Flash memory
8192
×
8 bits
Program
memory space
Data memory
space
Vector table area
H
CALLT table area
Program area
CALLF entry area
Program area
0
0
0
0
H
F
3
0
0
H
0
4
0
0
H
F
7
0
0
H
0
8
0
0
H
F
F
7
0
H
0
0
8
0
H
F
F
F
0
H
0
0
0
1
H
F
F
F
1
H
0
0
0
0
H
F
F
F
1
H
0
0
0
2
H
F
F
C
F
H
0
0
D
F
H
F
D
E
F
H
0
E
E
F
H
F
F
E
F
H
0
0
F
F
H
F
F
F
F
H
1
8
0
0
Option byte area