CHAPTER 13 SERIAL INTERFACE CSI10
Preliminary User’s Manual U16846EJ1V0UD
276
(5) SO10 output
The status of the SO10 output is as follows if bit 7 (CSIE10) of serial operation mode register 10 (CSIM10) is
cleared to 0.
Table 13-3. SO10 Output Status
TRMD10 DAP10 DIR10
SO10
Output
Note 1
TRMD10 = 0
Note 2
−
−
Outputs low level
Note 2
.
DAP10 = 0
−
Value of SO10 latch
(low-level output)
DIR10 = 0
Value of bit 7 of SOTB10
TRMD10 = 1
DAP10 = 1
DIR10 = 1
Value of bit 0 of SOTB10
Notes 1. The actual output of the SO10/P12 pin is determined according to PM12 and P12, as well as the
SO10 output.
2. Status after reset
Caution If a value is written to TRMD10, DAP10, and DIR10, the output value of SO10 changes.