73
CHAPTER 3 CPU
Figure 3.8-2 Operations for Selecting Memory Access
Wait for cancellation of
the reset source
(external reset or
oscillation stabilization
wait time)
Mode fetch
Check of the mode data
Setup of I/O pin
functions at execution
of program (RUN mode)
Source of a reset is generated.
I/O pins are high
impedance.
Being reset
Mode data and reset vector are
fetched from internal ROM.
Mode data
Other
settings
Prohibited
Single-chip mode (00
H
)
I/O settings for each I/O pin using
the port direction register (DDR)
and other measures
I/O pins are available
as ports.
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......