
66
CHAPTER 3 CPU
3.7.4
Standby Control Register (STBC)
The standby control register (STBC) controls transition to sleep /stop modes, pin state
settings in stop mode, and software reset.
■
Standby Control Register (STBC)
Figure 3.7-1 Standby Control Register (STBC)
RESV
0
1
RST
0
1
SPL
0
1
SLP
0
1
STP
0
1
bit7
bit6
bit5
bit4
bit3
bit2
bit1
bit0
0008
H
STP
SLP
SPL
RST RESV
00010---
B
R/W
R/W
R/W
R/W
R
R/W
: Read only
: Unused
: Initial value
R
: Readable/Writable
Address
Initial value
Reserved bit
When read
When read
When read
When read
When written
When written
When written
When written
Always "0"
Does not affect operations
Software reset bit
4-instruction reset signal
generated.
Always "1"
Does not affect operations
Pin state setting bit
Pin states applied are maintained in stop mode.
Pin states are set to Hi-Z in stop mode.
Sleep bit
Always "0"
Does not affect operations
Transition to sleep mode
Stop bit
Always "0"
Does not affect operations
Transition to stop mode
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......