181
CHAPTER 8 8/16-BIT CAPTURE TIMER/COUNTER
●
16-bit mode
The values in TDR1 are compared with the counter values in the higher 8 bits of the 16-bit timer.
When the interval timer function is used, the higher 8 bits of the interval time are set. When the counter
function is used, the higher 8 bits of the count value to be detected are set. The values in TDR1 are loaded
to the higher 8 bits of the comparator data latch when matching the counter values of the 16-bit timer or
when the count operation is started. The values written to TDR1 when the 16-bit counter is operating
become valid after match detection. In the 16-bit mode, the count operation is controlled by the timer 0
control register (TCR0).
Note:
The values set in TDR0 and TDR1 when the interval function is used can be calculated from the
expression shown below. However, the instruction cycle is affected by the clock mode and gear
function.
16-bit data value = interval time/(count clock cycle
×
instruction cycle) - 1
The higher 8 bits of the 16-bit data value are set in TDR1 and the lower 8 bits are set in TDR0.
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......