114
CHAPTER 4 I/O PORTS
●
Coding example
PDR0 EQU
0000H
; Address of port 0 data register
DDR0 EQU
0001H
; Address of port 0 data direction register
PDR3 EQU
000CH
; Address of port 3 data register
DDR3 EQU
000DH
; Address of port 3 data direction register
;------------------------------Main program-----------------------------------------------------------------------
CSEG
; [CODE SEGMENT]
:
CLRB PDR0:0
; Set P00 at "L" level.
MOV PDR3,#11111111B
; Set all pins of port 3 at "H" level.
MOV DDR0,#11111111B
; Set P00 to function as an output port by coding
#XXXXXXX1B.
MOV DDR3,#11111111B
; Set all bits of DDR3 such that all pins of port 3 function
as an output port.
:
ENDS
;---------------------------------------------------------------------------------------------------------------------
END
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......