308
CHAPTER 13 UART
Figure 13.6-5 Operations in Operating Mode 0, 1, or 3 when the Overrun Error Occurs
Figure 13.6-6 Operations in Operating Mode 0, 1, or 3 when the Framing Error Occurs
Note:
After initialization is cancelled due to a reset, time for 11 shift-clock cycles is required to initialize the
internal controller. Therefore, be sure to enable the UART prescaler operation (PREN = 1) using the
oscillation frequency register after a reset.
ORFE
STOP
START
0
1
2
3
4
5
6
7
RDRF=1
Data
(reception buffer full)
Reception interrupt
ORFE
STOP
START
0
1
2
3
4
5
6
7
RDRF=0
Data
Reception interrupt
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......