255
CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 (LEVEL)
Figure 11.6-2 Operation of External Interrupt 2 (INT20)
Note:
Even when the pin is used as an external interrupt input pin, the pin state can be read directly from the
port 0 data register (PDR0).
RETI
RETI
PDR0:bit0
Pulse waveform input
to INT20/AN4 pin
(Detection of the "L" level)
External interrupt input enabled state
Clear the bit within interrupt
processing routine.
(IRQA state also
changes accordingly.)
EIE2:IE20
EIF2:IF20
Interrupt processing
Interrupt processing
Operation of interrupt
processing routine for
IRQA
Can be read at any time.
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......