3
CHAPTER 1 OVERVIEW
•
External interrupt 2 (level detection
×
8 pins, 1 channel) has eight independent inputs and can be used
for wake-up from low-power consumption mode. (L level detection function is supported.)
●
Low-power consumption modes (standby modes)
•
Stop mode (The oscillation is stopped so that current consumption is minimal.)
•
Sleep mode (The CPU is stopped so that the current consumption is reduced by one-third of normal
consumption.)
●
Up to 26 pins of I/O ports
•
General-purpose I/O ports (CMOS): 26 pins (4 of which can be used as N-ch open-drain I/O ports.)
●
Wild registers
•
2-byte data at two addresses are available.
•
When a specific address or data is used on a wild register, the data in the ROM area is changed.
●
16 KB Flash with read protection
•
Once the protection code is written in the specified address, the FLASH content cannot be read by
parallel/serial programmer.
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......