
306
CHAPTER 13 UART
13.6.1
Transmission Operations (Operating Mode 0, 1, 2, and 3)
When writing data to be transmitted into the SODR register after reading the SSD
register sends the data written into the SODR register to the transmission shift register,
parallel-serial conversion then starts. The data converted is output at the serial data
output pin from the lowest bit in sequence (with LSB first). When the next data becomes
writable, "1" is set to the TDRE bit, then an interrupt request to the CPU is generated if
the transmission interrupt is allowed (SSD: TIE = 1).
■
Transmission Operations in Operating Mode is 0, 1, 2, or 3
Figure 13.6-3 shows the transmission operations when operating mode is 1, parity is not used, and the
number of stop bits is "1".
Figure 13.6-3 Transmission Operations in Operating Mode 0, 1, 2, or 3
STOP
START
START
0
1
2
3
4
5
6
7
SSD read
SODR write
(interrupt processing
routine)
Transmission interrupt
TDRE
Data transmitted
Transmission buffer full
Sent to the transmission shift register
Sent to the transmission shift register
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......