146
CHAPTER 7 8-BIT PWM TIMER
●
While the PWM timer is operating:
Specify the "H" level width of a pulse in the register to which the value that is compared with the counter
value is to be set.
Until the settings written to this register match the counter value, "H" is output from the PWM pin. When a
match is found, "L" is output until the counter value overflows.
If a value is written to the COMR register while the counter is operating, the value takes effect at the next
cycle (after overflow).
Note:
The settings and cycle of the COMR register, while the PWM timer is operating, can be calculated
using the following formula. The gear function, however, affects the instruction cycle.
COMR register value = duty ratio (%)
×
256
PWM wave cycle = count clock cycle
×
instruction cycle
×
256
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......