98
CHAPTER 4 I/O PORTS
4.5.2
Operations of Port 5 Functions
This section describes the operation of port 5.
■
Operation of Port 5
●
Operation in output port mode
When "1" is written for a bit of the DDR5 register, the bit corresponding to the pin of port 5, the pin
functions as an output port.
In output port mode, the output transistor operation is enabled and the output latch data is output to the pin.
Once data has been written into the PDR5 register, the written data is held in the output latch and output to
the pin as it is.
The value state of the pin can be read by reading the PDR5 register.
●
Operation in input port mode
When "0" is written for a bit of the DDR5 register, the bit corresponding to the pin of port 5, the pin
functions as an input port.
In input port mode, the output transistor is OFF and the pin state is Hi-Z.
Once data has been written into the DDR5 register, the written data is held in the output latch but is not
output to the pin.
The value state of the pin can be read by reading the PDR5 register.
●
Operation in mode enabling the output from a peripheral
When the output enable bit for a peripheral is set enable, the corresponding pin is set to serve the output
from the peripheral.
Because the value state of the pin can be read from the PDR5 register even when the output from the
peripheral is enabled, the value output from the peripheral can be read.
●
Operation when a reset is performed
When the CPU is reset, the bits of the DDR5 register are initialized to "0". Thus, the output transistor
becomes OFF (input port mode) and the pin becomes Hi-Z.
However, CPU resets do not initialize the PDR5 register. If the pin is used as an output port after the reset,
reinitialize the PDR5 register to contain new output data in the bit position corresponding to the pin and
then set the corresponding bit of the DDR5 register so that the pin will function as an output port.
●
Operation in stop mode
When the pin state setting bit of the standby control register (STBC: SPL) is set to "1" and when the stop
mode is entered, the pin becomes Hi-Z because the output transistor is turned OFF regardless of the value
existing on the DDR5 register in the bit position corresponding to the pin. Input remains fixed to prevent
leaks by input open.
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......