234
CHAPTER 10 EXTERNAL INTERRUPT CIRCUIT 1 (EDGE)
bit0
EIE0:
Interrupt request
enable bit 0
This bit enables or disables interrupt request outputs to the CPU. When this bit and
external interrupt request flag bit 0 (EIR0) are "1", the interrupt request is output.
Notes:
•
When using the external interrupt pin, write "0" for bit4 of the port data direction
register (DDR3) so that the pin serves inputs only. Write "0" for bit1 of the timer
output control register (TCR2) for the 8/16-bit capture timer/counter to set the
port input function on.
•
Regardless of the interrupt request enable bit state, the state of the external
interrupt pin can be read directly from the port data register (PDR3).
Table 10.4-1 Explanation of Functions of Each Bit in External Interrupt Control Register 1 (EIC1) (2/2)
Bit name
Function
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......