48
CHAPTER 3 CPU
3.5.3
Reset Operation
The CPU reads the mode data (mode fetch) and reset vector from internal ROM
according to the mode pin settings following the cancellation of a reset. For a return
triggered by a reset when power is turned on and in stop mode, the CPU fetches the
mode after oscillation stabilization wait time has expired. When a reset occurs, the
contents in RAM cannot be guaranteed.
■
Overview of the Reset Operation
Figure 3.5-3 Reset Operation Flow
YES
YES
NO
YES
NO
Software reset
Watchdog reset
External reset input
Power-on reset
Power-on
reset selected?
When power
is turned on or in stop
mode?
State of reset wait-
ing for stabilization
of oscillation
External reset
state cancelled?
Mode data fetch
State of reset wait-
ing for stabilization
of oscillation
State of reset wait-
ing for stabilization
of oscillation
Reset vector fetch
Instruction code fetched from the address that
indicates the reset vector; the instruction is then
executed.
Being reset
Mode fetch
(reset operation)
Normal operation
(RUN mode)
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......