268
CHAPTER 12 A/D CONVERTER
12.4.2
A/D Control Register 2 (ADC2)
A/D control register 2 (ADC2) is used to select an input clock, enable and disable an
interrupt and continuous activation.
■
A/D Control Register 2 (ADC2)
Figure 12.4-3 A/D Control Register 2 (ADC2)
1
RESV1
EXT
0
1
RESV2
0
ADIE
0
1
ADCK
0
1
RESV3 RESV4
0
0
bit7
bit6
bit5
bit4
bit3
bit2
bit1
bit0
0031
H
RESV4 RESV3 ADCK
ADIE
RESV2
EXT RESV1
-0000001
B
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W : Readable/ Writable
: Unused
: Initial value
Address
Initial value
Reserved bit
Be sure to write "1" to this bit.
Bit for enabling continuous activation
Enables activation by setting the AD bit in the ADC1 register.
Enables continuous activation through the clock selected in the
ADCK bit.
Reserved bit
Be sure to write "0" to this bit.
Enabling an interrupt request bit
Disables the interrupt request output.
Enables the interrupt request output.
Selecting an input clock bit
Enabled only at continuous activation (EXT = 1)
From the time-base timer output (2
8
/F
CH
).
From the 8/16-bit capture timer/counter output (TO).
Reserved bits
Be sure to write 00
B
to these bits.
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......