55
CHAPTER 3 CPU
●
Oscillator
Oscillation circuit that halts oscillation in stop mode.
●
System clock selector
Selects one of four frequency-divided source clocks to be supplied to the clock control circuit.
●
Clock controller
Controls the operating clock supplied to the CPU and peripheral circuits according to the active (RUN)
mode and standby mode (sleep, stop).
It also stops supply of the clock to the CPU until the clock supply stop signal for the oscillation
stabilization wait time selector is cancelled.
●
Oscillation stabilization wait time selector
Selects one of three oscillation stabilization wait time periods generated by the time-base timer according to
the standby mode or a reset, then outputs the clock supply stop signal to the CPU by using the selected time
period.
●
System clock control register (SYCC)
Selects the clock speed and oscillation stabilization wait time setting, then checks the clock state.
●
Standby control register (STBC)
Controls transition from active (RUN) mode to standby mode, pin state settings at stop mode, and software
reset.
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......