240
CHAPTER 10 EXTERNAL INTERRUPT CIRCUIT 1 (EDGE)
Figure 10.6-2 shows the operation when an external interrupt is input to the INT10 pin.
Figure 10.6-2 Operation of External Interrupt 1 (INT10)
Note:
Even when the pin is used as an external interrupt input pin, the pin state can be read directly from the
port data register (PDR3).
Pulse waveform
input to INT10 pin
Cleared when EIE0 bit
is set
Cleared by
program
Interrupt request flag bit is
cleared by the program
EIR0 bit
EIE0 bit
SL01 bit
SL00 bit
IRQ0
Edge detection
OFF
Rising edge
Falling edge
Both edges
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......