196
CHAPTER 8 8/16-BIT CAPTURE TIMER/COUNTER
●
16-bit mode
To operate the capture function in the 16-bit mode, the function must be set as shown in Figure 8.8-3 .
Figure 8.8-3 Setting of Capture Function in 16-bit Mode
To set the 16-bit capture mode, set the TCS12, TCS11, and TCS10 bits of the timer 1 control register
(TCR1) to 111
B
.
In the 16-bit mode, timers are controlled by the timer 0 control register (TCR0). The higher 8 bits of the
number of detected events are stored in the capture data register H (TCPH), and the lower 8 bits are stored
in the capture data register L (TCPL).
For operation in the 16-bit mode, see operation in the 8-bit mode.
bit7
bit6
bit5
bit4
bit3
bit2
bit1
bit0
DDR3
0
TCCR
CPIF CFCLR CPIEN CCMSK TCMSK EDGS1 EDGS0 RESV
TCR1
TIF1
TFCR1 T1IEN
TCS12 TCS11 TCS10 TSTR1
TCR0
TIF0
TFCR0 T0IEN
CINV
TCS02 TCS01 TCS00 TSTR0
TCR2
PEN
TSEL
TCPH
TCPL
: Used bit
: Unused bit
0
: Set "0"
Setting of a value
other than 00
Setting of 111
Setting of a value
other than 111
Higher 8 bits of the number of detected events
Lower 8 bits of the number of detected events
0
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......