123
CHAPTER 5 TIME-BASE TIMER
Figure 5.5-2 Operations of Time-base Timer
000000
H
1FFFFF
H
(TBTC:TBR=0)
Co
u
nter v
a
l
u
e
Cle
a
red
b
y
s
witching to
s
top mode
O
s
cill
a
tion
s
t
ab
iliz
a
tion
overflow
CPU
oper
a
tion
s
t
a
rt
Interv
a
l cycle
(TBTC:TBC1,TBC0=11
B)
Co
u
nter cle
a
r
Power-on re
s
et (option
a
l)
Cle
a
red
b
y interr
u
pt h
a
ndling ro
u
tine
TBOF
b
it
TBIE
b
it
S
leep
S
LP
b
it
(
S
TBC regi
s
ter)
Exit
s
top
s
t
a
te
b
y IRQ7
S
top
S
TP
b
it
(
S
TBC regi
s
ter)
Exit
s
top
s
t
a
te
b
y
a
n extern
a
l interr
u
pt
Note: When the interv
a
l time
s
election
b
it
s
of time-
bas
e timer control regi
s
ter (TBTC : TBC1, TBC0)
a
re
s
et to 11 (2
22
/F
CH
).
: O
s
cill
a
tion
s
t
ab
iliz
a
tion time
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......