238
CHAPTER 10 EXTERNAL INTERRUPT CIRCUIT 1 (EDGE)
■
Register Associated with Interrupt Generation by External Interrupt Circuit 1 and
Vector Table
For interrupt operation, see Section "3.4.2 Steps in the Interrupt Operation ".
■
Exercise Caution when Changing Edge Polarity Selection
When changing edge polarity for INT10 to INT12, always write "0" for the appropriate EIR bit to prevent
unintended interrupt generation.
Table 10.5-1 Register Associated with Interrupt Generation by External Interrupt Circuit 1 and Vector Table
Interrupt designation
Interrupt level setting register
Vector table address
Register
Bit for setting level
Upper
Lower
IRQ0
ILR1 (007B
H
)
L01 (bit1)
L00 (bit0)
FFFA
H
FFFB
H
IRQ1
L11 (bit3)
L10 (bit2)
FFF8
H
FFF9
H
IRQ2
L21 (bit5)
L20 (bit4)
FFF6
H
FFF7
H
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......