
299
CHAPTER 13 UART
13.4.6
Clock Divider Selection Register (UPC)
The clock divider selection register is used to generate the UART reference clock by
dividing the oscillation frequency. It also enables/disables operation of the prescaler for
creating the reference clock.
■
Clock Divider Selection Register (UPC)
Figure 13.4-8 Clock Divider Selection Register (UPC)
PR2
PR1
PR0
0
0
0
0
0
1
0
1
0
0
1
1
1
0
0
1
0
1
1
1
0
1
1
PREN
0
1
bit7
bit6
bit5
bit4
bit3
bit2
bit1
bit0
002C
H
PREN
PR2
PR1
PR0
----0010
B
R/W
R/W
R/W
R/W
R/W
Address
Initial value
Clock divider selection bits
Divider
Divides the clock by 1.
Divides the clock by 2.
Divides the clock by 2.5.
Divides the clock by 3.
Divides the clock by 4.
Divides the clock by 5.
Do not specify this setting.
Do not specify this setting.
UART prescaler operation enable bit
Disables the prescaler operation.
Enables the prescaler operation.
: Readable/Writable
: Unused
: Initial value
1
Summary of Contents for F2MC-8L F202RA
Page 2: ......
Page 4: ......
Page 32: ...16 CHAPTER 1 OVERVIEW ...
Page 90: ...74 CHAPTER 3 CPU ...
Page 142: ...126 CHAPTER 5 TIME BASE TIMER POPW A RETI ENDS END ...
Page 150: ...134 CHAPTER 6 WATCHDOG TIMER ...
Page 176: ...160 CHAPTER 7 8 BIT PWM TIMER ...
Page 220: ...204 CHAPTER 8 8 16 BIT CAPTURE TIMER COUNTER ...
Page 240: ...224 CHAPTER 9 12 BIT PPG TIMER ...
Page 274: ...258 CHAPTER 11 EXTERNAL INTERRUPT CIRCUIT 2 LEVEL ...
Page 362: ...346 CHAPTER 15 BUZZER OUTPUT ...
Page 390: ...374 CHAPTER 17 FLASH MEMORY ...
Page 419: ...403 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 434: ...418 INDEX ...
Page 436: ......