enCoRe™ V CY7C643xx, enCoRe™ V LV CY7C604xx TRM, Document No. 001-32519 Rev *H
253
Index
#
32 kHz clock selection
32-Pin Part Pinout
48-pin OCD part pinout
48-Pin Part Pinout
A
ACK bit
acronyms
Analog-to-Digital Converter
Address bits
in I2C_SCR register
address spaces, CPU core
analog input, GPIO
Analog-to-Digital Converter (ADC)
architecture
PSoC core
system resources
top level
B
bank 0 registers
register mapping table
bank 1 registers
register mapping table
basic paging in RAM paging
bias generator in regulated IO
Bias Trim bits in ILO_TR register
Bus Error bit
Bypass bit
Byte Complete bit
C
Calibrate0 function in SROM
Calibrate1 function in SROM
Carry bit
charge pump in regulated IO
Checksum function in SROM
Clock Phase bit in SPI_CR
Clock Polarity bit
Clock Rate bits
Clock Sel bit
clock, external digital
switch operation
digital clocks
CMP_MUX register
comparator in regulated IO
configuration register in SPI
SPI_CFG register
control register in SPI
SPI_CR register
acronyms
numeric naming
register conventions
enCoRe V core
CPU core
instruction formats
instruction set summary
overview
register definitions
CPU Speed bits
CPU_F register
CPU_SCR0 register
CPU_SCR1 register
CUR_PP register
current page pointer in RAM paging
D
DATA
DATA bits
in PT_DATA0 register
Data bits
in I2C_DR register
in PRTxDR register
in SPI_RXR register
in SPI_TXR register
in TMP_DRx register
data bypass in GPIO
development kits
digital clocks
architecture
internal low speed oscillator
internal main oscillator
register definitions
system clocking signals
digital IO, GPIO
documentation