enCoRe™ V CY7C643xx, enCoRe™ V LV CY7C604xx TRM, Document No. 001-32519 Rev *H
219
x,6Ch
21.4.8
TMP_DRx
Temporary Data Registers
These registers enhance the performance in multiple SRAM page enCoRe V devices.
All bits in this register are reserved for enCoRe V devices with 256 bytes of SRAM. For additional information, refer to the
Register Definitions on page 41
in the RAM Paging chapter
.
7:0
Data[7:0]
General-purpose register space
Individual Register Names and Addresses:
x,6Ch
TMP_DR0 : x,6Ch
TMP_DR1 : x,6Dh
TMP_DR2 : x,6Eh
TMP_DR3 : x,6Fh
7
6
5
4
3
2
1
0
Access : POR
RW : 00
Bit Name
Data[7:0]
Bit
Name
Description