enCoRe™ V CY7C643xx, enCoRe™ V LV CY7C604xx TRM, Document No. 001-32519 Rev *H
11
enCoRe V Core Top-Level Block Diagram
C A P S E N S E
S Y S T E M
1 K /2 K
S R A M
In te rru p t
C o n tro lle r
S le e p a n d
W a tc h d o g
M u ltip le C lo c k S o u r c e s
In te rn a l L o w S p e e d O s c illa to r (IL O )
6 /1 2 /2 4 M H z In te rn a l M a in O s c illa to r
(IM O )
P S o C C O R E
C P U C o re (M 8 C )
S u p e rv is o ry R O M (S R O M )
8 K /1 6 K /3 2 K F la s h
N o n v o la tile M e m o ry
S Y S T E M R E S O U R C E S
S Y S T E M B U S
A n a lo g
R e fe re n c e
S Y S T E M B U S
P o rt 3
P o rt 2
P o rt 1
P o rt 0
C a p S e n s e
M o d u le
G lo b a l A n a lo g In te rc o n n e c t
1 .8 /2 .5 /3 V
L D O
A n a lo g
M u x
T w o
C o m p a ra to rs
I2 C
S la v e
S P I
M a s te r/
S la v e
P O R
a n d
L V D
U S B
S y s te m
R e s e ts
In te rn a l
V o lta g e
R e fe re n c e s
T h re e 1 6 -B it
P ro g ra m m a b le
T im e rs
P W R S Y S
(R e g u la to r)
P o rt 4
D ig ita l
C lo c k s