Table 17.164. 0x0522 DSPLL B FINC/FDEC Control
Reg Address
Bit Field
Type
Setting Name
Description
0x0522
0
R/W
M_FSTEP_MSK_P
LLB
0: To enable FINC/FDEC updates
1: To disable FINC/FDEC updates
0x0522
1
R/W
M_FSTEPW_DEN_
PLLB
Table 17.165. 0x0523-0x0529 DSPLLB MB Divider Frequency Step Word
Reg Address
Bit Field
Type
Setting Name
Description
0x0523
7:0
R/W
M_FSTEP_PLLB
56-bit number
0x0524
15:8
R/W
M_FSTEP_PLLB
0x0525
23:16
R/W
M_FSTEP_PLLB
0x0526
31:24
R/W
M_FSTEP_PLLB
0x0527
39:32
R/W
M_FSTEP_PLLB
0x0528
47:40
R/W
M_FSTEP_PLLB
0x0529
55:48
R/W
M_FSTEP_PLLB
The frequency step word (FSTEPW) for the feedback M divider of DSPLL B is always a positive integer. The FSTEPW value is either
added to or subtracted from the feedback M divider Numerator such that an FINC will increase the output frequency and an FDEC will
decrease the output frequency. See also Registers 0x0515–0x051F.
Table 17.166. 0x052A DSPLL B Input Clock Select
Reg Address
Bit Field
Type
Setting Name
Description
0x052A
3:1
R/W
IN_SEL_PLLB
0: For IN0
1: For IN1
2: For IN2
3: For IN3
4–7: Reserved
0x052A
0
R/W
IN_SEL_REGCTRL
_PLLB
0: Pin Control
1: Register Control
This is the input clock selection for manual register based clock selection.
Table 17.167. 0x052B DSPLL B Fast Lock Control
Reg Address
Bit Field
Type
Setting Name
Description
0x052B
0
R/W
FASTLOCK_AU-
TO_EN_PLLB
Applies when FASTLOCK_MAN_PLLB=0.
0: Disable Auto Fastlock
1: Enable Auto Fastlock when PLLB is out of lock
0x052B
1
R/W
FAST-
LOCK_MAN_PLLB
0: For normal operation
1: For force fast lock
Si5397/96 Reference Manual
Si5396 Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 303