Reg Address
Bit Field
Type
Setting Name
Description
0x0115
0x011A
0x0129
0x012E
3
R/W
OUT0_VDD_SEL_-
EN
OUT1_VDD_SEL_-
EN
OUT2_VDD_SEL_-
EN
OUT3_VDD_SEL_-
EN
1: Enable OUTx_VDD_SEL
0x0115
0x011A
0x0129
0x012E
5:4
R/W
OUT0_VDD_SEL
OUT1_VDD_SEL
OUT2_VDD_SEL
OUT3_VDD_SEL
0: 3.3 V
1: 1.8 V
2: 2.5 V
3: Reserved
0x0115
0x011A
0x0129
0x012E
7:6
R/W
OUT0_INV
OUT1_INV
OUT2_INV
OUT3_INV
LVCMOS output inversion. Only applies when
OUT0A_FORMAT = 4. See for more information.
Each output can be connected to either of the two DSPLLs using OUTx_MUX_SEL. The output drivers are all identical. The
OUTx_MUX_SEL settings should match the corresponding OUTx_DIS_SRC selections. Note that the setting codes for
OUTx_DIS_SRC and OUTx_MUX_SEL are different when selecting the same DSPLL. OUTx_DIS_SRC = OUTx_M 1
Table 17.79. 0x0116, 0x011B, 0x012A, 0x012F Output Disable Source DSPLL
Reg Address
Bit Field
Type
Setting Name
Description
0x0116
0x011B
0x012A
0x012F
2:0
R/W
OUT0_DIS_SRC
OUT1_DIS_SRC
OUT2_DIS_SRC
OUT3_DIS_SRC
Output clock Squelched (temporary disable) on DSPLL
Soft Reset:
0: Reserved
1: DSPLL A squelches output
2: DSPLL B squelches output
3: DSPLL C squelches output
4: DSPLL D squelches output
5-7: Reserved
These CLKx_DIS_SRC settings should match the corresponding OUTx_MUX_SEL selections. Note that the setting codes for
OUTx_DIS_SRC and OUTx_MUX_SEL are different when selecting the same DSPLL. OUTx_DIS_SRC = OUTx_M 1
Table 17.80. 0x013F
Reg Address
Bit Field
Type
Setting Name
Description
0x013F
11:0
R/W
OUTX_AL-
WAYS_ON
Set by CBPro.
Si5397/96 Reference Manual
Si5396 Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 280