Table 15.70. 0x00E3
Reg Address
Bit Field
Type
Setting Name
Description
0x00E3
7:0
R/W
NVM_WRITE
Write 0xC7 to initiate an NVM bank burn.
Table 15.71. 0x00E4
Reg Address
Bit Field
Type
Setting Name
Description
0x00E4
0
S
NVM_READ_BANK When set, this bit will read the NVM down into the vola-
tile memory.
Table 15.72. 0x00E5
Reg Address
Bit Field
Type
Setting Name
Description
0x00E5
4
R/W
FASTLOCK_EX-
TEND_EN_PLLA
Enables
FASTLOCK_EXTEND.
0x00E5
5
R/W
FASTLOCK_EX-
TEND_EN_PLLB
0x00E5
6
R/W
FASTLOCK_EX-
TEND_EN_PLLC
0x00E5
7
R/W
FASTLOCK_EX-
TEND_EN_PLLD
Table 15.73. 0x00E6-0x00E9 FASTLOCK_EXTEND_PLLA
Reg Address
Bit Field
Type
Setting Name
Description
0x00E6
7:0
R/W
FASTLOCK_EX-
TEND_PLLA
29-bit value. Set by CBPro to minimize the phase tran-
sients when switching the PLL bandwidth. See FAST-
LOCK_EXTEND_SCL_PLLx.
0x00E7
15:8
R/W
FASTLOCK_EX-
TEND_PLLA
0x00E8
23:16
R/W
FASTLOCK_EX-
TEND_PLLA
0x00E9
28:24
R/W
FASTLOCK_EX-
TEND_PLLA
Table 15.74. 0x00EA-0x00ED FASTLOCK_EXTEND_PLLB
Reg Address
Bit Field
Type
Setting Name
Description
0x00EA
7:0
R/W
FASTLOCK_EX-
TEND_PLLB
29-bit value. Set by CBPro to minimize the phase tran-
sients when switching the PLL bandwidth. See FAST-
LOCK_EXTEND_SCL_PLLx.
0x00EB
15:8
R/W
FASTLOCK_EX-
TEND_PLLB
0x00EC
23:16
R/W
FASTLOCK_EX-
TEND_PLLB
0x00ED
28:24
R/W
FASTLOCK_EX-
TEND_PLLB
Si5397/96 Reference Manual
Si5397A/B Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 108