Table 16.102. 0x024A-0x024C R0 Divider
Reg Address
Bit Field
Type
Setting Name
Description
0x024A
7:0
R/W
R0_REG
24-bit Integer output divider
divide value = (1) x 2
To set R0 = 2, set
OUT0_RDIV_FORCE2 = 1 and then the R0_REG value
is irrelevant.
0x024B
15:8
R/W
R0_REG
0x024C
23:16
R/W
R0_REG
The R dividers are at the output clocks and are purely integer division. The R1–R9 dividers follow the same format as the R0 divider
described above.
Table 16.103. Si5397C/D R1–R3 Divider Registers that Follow R0 Definitions
Register Address
Description
Size
Same as Address
0x0256-0x0258
R1_REG
24-bit Integer Number
0x024A-0x024C
0x025C-0x025E
R2_REG
24-bit Integer Number
0x024A-0x024C
0x025F-0x0261
R3_REG
24-bit Integer Number
0x024A-0x024C
Table 16.104. 0x026B–0x0272 Design Identifier
Reg Address
Bit Field
Type
Setting Name
Description
0x026B
7:0
R/W
DESIGN_ID0
ASCII encoded string defined by ClockBuilder Pro user,
with user defined space or null padding of unused char-
acters. A user will normally include a configuration ID +
revision ID. For example, “ULT.1A” with null character
padding sets:
DESIGN_ID0: 0x55
DESIGN_ID1: 0x4C
DESIGN_ID2: 0x54
DESIGN_ID3: 0x2E
DESIGN_ID4: 0x31
DESIGN_ID5: 0x41
DESIGN_ID6:0x 00
DESIGN_ID7: 0x00
0x026C
15:8
R/W
DESIGN_ID1
0x026D
23:16
R/W
DESIGN_ID2
0x026E
31:24
R/W
DESIGN_ID3
0x026F
39:32
R/W
DESIGN_ID4
0x0270
47:40
R/W
DESIGN_ID5
0x0271
55:48
R/W
DESIGN_ID6
0x0272
63:56
R/W
DESIGN_ID7
Si5397/96 Reference Manual
Si5397C/D Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 204