![Silicon Laboratories Si5396 Series Скачать руководство пользователя страница 253](http://html1.mh-extra.com/html/silicon-laboratories/si5396-series/si5396-series_reference-manual_1271743253.webp)
Table 16.279. 0x079D-0x07A2 DSPLL Holdover Exit Bandwidth for DSPLL D
Reg Address
Bit Field
Type
Setting Name
Description
0x079D
5:0
R/W
HOLDEX-
IT_BW0_PLLD
DSPLL D Fastlock Bandwidth parameters.
0x079E
5:0
R/W
HOLDEX-
IT_BW1_PLLD
0x079F
5:0
R/W
HOLDEX-
IT_BW2_PLLD
0x07A0
5:0
R/W
HOLDEX-
IT_BW3_PLLD
0x07A1
5:0
R/W
HOLDEX-
IT_BW4_PLLD
0x07A2
5:0
R/W
HOLDEX-
IT_BW5_PLLD
This group of registers determines the DSPLL D bandwidth used when exiting Holdover Mode. Clock Builder Pro will then determine
the values for each of these registers. Either a full device SOFT_RST_ALL (0x001C[0]) or the BW_UPDATE_PLLD bit (reg 0x0715[0])
must be used to cause all of the BWx_PLLD, FAST_BWx_PLLD, and BWx_HO_PLLD parameters to take effect. Note that the individu-
al SOFT_RST_PLLD (0x001C[4]) does not update these bandwidth parameters.
Table 16.280. 0x07A4-0x07A5
Reg Address
Bit Field
Type
Setting Name
Description
0x07A4
7:0
R/W
HSW_LIMIT_PLLD Set by CBPro.
0x07A5
0
R/W
HSW_LIMIT_AC-
TION_PLLD
Set by CBPro.
Table 16.281. 0x07A6
Reg Address
Bit Field
Type
Setting Name
Description
0x07A6
2:0
R/W
RAMP_STEP_SIZE
_PLLD
Set by CBPro.
0x07A6
3
R/W
RAMP_SWITCH_E
N_PLLD
Table 16.282. 0x07AC-0x07B2
Reg Address
Bit Field
Type
Setting Name
Description
0x07AC
0
R/W
OUT_MAX_LIM-
IT_EN_PLLD
Set by CBPro.
0x07AC
3
R/W
HOLD_SET-
TLE_DET_EN_PLL
D
Set by CBPro.
0x07AD
15:0
R/W
OUT_MAX_LIM-
IT_LMT_PLLD
Set by CBPro.
0x07B1
15:0
R/W
HOLD_SET-
TLE_TAR-
GET_PLLD
Set by CBPro.
Si5397/96 Reference Manual
Si5397C/D Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 253