Table 16.202. 0x059B HOLDEXIT_BW_SEL0_PLLB
Reg Address
Bit Field
Type
Setting Name
Description
0x059B
1
R/W
IN-
IT_LP_CLOSE_HO
_PLLB
Set by CBPro.
0x059B
2
R/W
HO_SKIP_PHASE_
PLLB
0x059B
4
R/W
HOLD_PRE-
SERVE_HIST_PLL
B
0x059B
5
R/W
HOLD_FRZ_WITH_
INTONLY_PLLB
0x059B
6
R/W
HOLDEX-
IT_BW_SEL0_PLLB
0x059B
7
R/W
HOLDEX-
IT_STD_BO_PLLB
Table 16.203. 0x059C
Reg Address
Bit Field
Type
Setting Name
Description
0x059C
6
R/W
HOLDEX-
IT_ST_BO_PLLB
Set by CBPro.
0x059C
7
R/W
HOLD_RAMPBP_N
OHIST_PLLB
Set by CBPro.
Table 16.204. 0x059D-0x05A2 DSPLL Holdover Exit Bandwidth for DSPLL B
Reg Address
Bit Field
Type
Setting Name
Description
0x059D
5:0
R/W
HOLDEX-
IT_BW0_PLLB
DSPLL B Fastlock Bandwidth parameters.
0x059E
5:0
R/W
HOLDEX-
IT_BW1_PLLB
Set by CBPro to set the PLL bandwidth when exiting
holdover, works with HOLDEXIT_BW_SEL0 and
HOLD_BW_SEL1.
0x059F
5:0
R/W
HOLDEX-
IT_BW2_PLLB
0x05A0
5:0
R/W
HOLDEX-
IT_BW3_PLLB
0x05A1
5:0
R/W
HOLDEX-
IT_BW4_PLLB
0x05A2
5:0
R/W
HOLDEX-
IT_BW5_PLLB
This group of registers determines the DSPLL B bandwidth used when exiting Holdover Mode. In ClockBuilder Pro it is selectable from
200 Hz to 4 kHz in steps of roughly 2x each. Clock Builder Pro will then determine the values for each of these registers. Either a full
device SOFT_RST_ALL (0x001C[0]) or the BW_UPDATE_PLLB bit (reg 0x0514[0]) must be used to cause all of the BWx_PLLB,
FAST_BWx_PLLB, and BWx_HO_PLLB parameters to take effect. Note that the individual SOFT_RST_PLLB (0x001C[2]) does not up-
date these bandwidth parameters.
Si5397/96 Reference Manual
Si5397C/D Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 232