Reg Address
Bit Field
Type
Setting Name
Description
0x010B
0x0115
0x011A
0x011F
0x0129
0x012E
0x0133
0x013D
7:6
R/W
OUT0_INV
OUT1_INV
OUT2_INV
OUT3_INV
OUT4_INV
OUT5_INV
OUT6_INV
OUT7_INV
LVCMOS output inversion. Only applies when
OUT0A_FORMAT = 4. See for more information.
Each output can be connected to any of the four DSPLLs using the OUTx_MUX_SEL. The output drivers are all identical. The
OUTx_MUX_SEL settings should match the corresponding OUTx_DIS_SRC selections. Note that the setting codes for
OUTx_DIS_SRC and OUTx_MUX_SEL are different when selecting the same DSPLL. OUTx_DIS_SRC = OUTx_M 1
Table 15.87. 0x010C, 0x0116, 0x011B, 0x0120, 0x012A, 0x012F, 0x0134, 0x0139 Output Disable Source DSPLL
Reg Address
Bit Field
Type
Setting Name
Description
0x010C
0x0116
0x011B
0x0120
0x012A
0x012F
0x0134
0x013E
2:0
R/W
OUT0_DIS_SRC
OUT1_DIS_SRC
OUT2_DIS_SRC
OUT3_DIS_SRC
OUT4_DIS_SRC
OUT5_DIS_SRC
OUT6_DIS_SRC
OUT7_DIS_SRC
Output driver 0 input mux select. This selects the
source of the output clock.
0: DSPLL A squelches output
1: DSPLL B squelches output
2: DSPLL C squelches output
3: DSPLL D squelches output
5-7: Reserved
These CLKx_DIS_SRC settings should match the corresponding OUTx_MUX_SEL selections. Note that the setting codes for
OUTx_DIS_SRC and OUTx_MUX_SEL are different when selecting the same DSPLL. OUTx_DIS_SRC = OUTx_M 1
Table 15.88. 0x013F
Reg Address
Bit Field
Type
Setting Name
Description
0x013F
11:0
R/W
OUTX_AL-
WAYS_ON
Set by CBPro
Si5397/96 Reference Manual
Si5397A/B Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 115