![Silicon Laboratories Si5396 Series Скачать руководство пользователя страница 304](http://html1.mh-extra.com/html/silicon-laboratories/si5396-series/si5396-series_reference-manual_1271743304.webp)
Table 17.168. 0x052C DSPLL B Holdover Control
Reg Address
Bit Field
Type
Setting Name
Description
0x052C
0
R/W
HOLD_EN_PLLB
0x052C
3
R/W
HOLD_RAMP_BYP
_PLLB
Must be set to 1 for normal operation.
0x052C
4
R/W
HOLDEX-
IT_BW_SEL1_PLLB
0: To use the fastlock loop BW when exiting from hold-
over
1: To use the normal loop BW when exiting from hold-
over
0x52C
7:5
R/W
RAMP_STEP_IN-
TERVAL_PLLB
Table 17.169. 0x052E DSPLL B Holdover History Average Length
Reg Address
Bit Field
Type
Setting Name
Description
0x052E
4:0
R/W
HOLD_HIST_LEN_
PLLB
5- bit value
The holdover logic averages the input frequency over a period of time whose duration is determined by the history average length. The
average frequency is then used as the holdover frequency. See to calculate the window length from the register value. time = ((2
LEN
) –
1)*268nsec
Table 17.170. 0x052F DSPLLB Holdover History Delay and Fastlock Status
Reg Address
Bit Field
Type
Setting Name
Description
0x052F
4:0
R
HOLD_HIST_DE-
LAY_PLLB
5- bit value
The most recent input frequency perturbations can be ignored during entry into holdover. The holdover logic pushes back into the past.
The amount the average window is delayed is the holdover history delay. See to calculate the ignore delay time from the register value.
time = (2
DELAY
)*268nsec
Table 17.171. 0x0531
Reg Address
Bit Field
Type
Setting Name
Description
0x0531
4:0
R/W
HOLD_REF_COUN
T_FRC_PLLB
5- bit value
Table 17.172. 0x0532
Reg Address
Bit Field
Type
Setting Name
Description
0x0532
7:0
R/W
HOLD_15M_CYC_
COUNT_PLLB
Values calculated by CBPro
0x0533
15:8
R/W
HOLD_15M_CYC_
COUNT_PLLB
0x0534
23:16
R/W
HOLD_15M_CYC_
COUNT_PLLB
Si5397/96 Reference Manual
Si5396 Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 304