Table 15.193. 0x053A DSPLL B Hitless Switching Mode
Reg Address
Bit Field
Type
Setting Name
Description
0x053A
1:0
R/W
HSW_MODE_PLLB 1:Default setting, do not modify
0,2,3: Reserved
0x053A
3:2
R/W
HSW_PHMEAS_CT
RL_PLLB
0: Default setting, do not modify
1,2,3: Reserved
Table 15.194. 0x053B-0x053C Hitless Switching Phase Threshold
Reg Address
Bit Field
Type
Setting Name
Description
0x053B
7:0
R/W
HSW_PHMEAS_TH
R_PLLB
10-bit value. Set by CBPro.
0x053C
9:8
R/W
HSW_PHMEAS_TH
R_PLLB
Table 15.195. 0x053D
Reg Address
Bit Field
Type
Setting Name
Description
0x053D
4:0
R/W
HSW_COARSE_P
M_LEN_PLLB
Set by CBPro.
Table 15.196. 0x053E
Reg Address
Bit Field
Type
Setting Name
Description
0x053E
4:0
R/W
HSW_COARSE_P
M_DLY_PLLB
Set by CBPro.
Table 15.197. 0x053F DSPLL B Hold Valid History and Fastlock Status
Reg Address
Bit Field
Type
Setting Name
Description
0x053F
1
R
HOLD_HIST_VAL-
ID_PLLB
Holdover Valid historical frequency data indicator.
0: Invalid Holdover History - Freerun on input fail or
switch
1: Valid Holdover History - Holdover on input fail or
switch
0x053F
2
R
FASTLOCK_STA-
TUS_PLLB
Fastlock engaged indicator.
0: DSPLL Loop BW is active
1: Fastlock DSPLL BW currently being used
When the input fails or is switched and the DSPLL switches to Holdover or Freerun mode, HOLD_HIST_VALID_PLLB accumulation will
stop.
When a valid input clock is presented to the DSPLL, the holdover frequency history measurements will be cleared and will begin to
accumulate once again.
Si5397/96 Reference Manual
Si5397A/B Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 146