15.2 Page 1 Registers Si5397A/B
Table 15.82. 0x0102 Global OE Gating for all Clock Output Drivers
Reg Address
Bit Field
Type
Setting Name
Description
0x0102
0
R/W
OUTALL_DISA-
BLE_LOW
0: Disables all output drivers
1: Pass through the output enables.
Table 15.83. 0x0108, 0x0112, 0x0117, 0x011C, 0x0126, 0x012B, 0x0130, 0x013AClock Output Driver and R-Divider Configura-
tion
Reg Address
Bit Field
Type
Setting Name
Description
0x0108
0x0112
0x0117
0x011C
0x0126
0x012B
0x0130
0x013A
0
R/W
OUT0_PDN
OUT1_PDN
OUT2_PDN
OUT3_PDN
OUT4_PDN
OUT5_PDN
OUT6_PDN
OUT7_PDN
0: To power up the regulator,
1: To power down the regulator.
When powered down, output pins will be high-impe-
dance with a light pull-down effect.
0x0108
0x0112
0x0117
0x011C
0x0126
0x012B
0x0130
0x013A
1
R/W
OUT0_OE
OUT1_OE
OUT2_OE
OUT3_OE
OUT4_OE
OUT5_OE
OUT6_OE
OUT7_OE
0: To disable the output
1: To enable the output
Si5397/96 Reference Manual
Si5397A/B Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 111