![Silicon Laboratories Si5396 Series Скачать руководство пользователя страница 95](http://html1.mh-extra.com/html/silicon-laboratories/si5396-series/si5396-series_reference-manual_1271743095.webp)
Table 15.18. 0x0017 Fault Masks
Reg Address
Bit Field
Type
Setting Name
Description
0x0017
0
R/W
SYSIN-
CAL_INTR_MSK
1 to mask SYSINCAL_FLG from causing an interrupt
0x0017
1
R/W
LOS-
XAXB_INTR_MSK
1 to mask the LOSXAXB_FLG from causing an interrupt
0x0017
2
R/W
LOS-
REF_INTR_MSK
1 to mask LOSREF_FLG from causing an interrupt
0x0017
3
R/W
XAXB_ERR_INTR_
MSK
0x0017
5
R/W
SMB_TMOUT_INT
R_MSK
1 to mask SMBUS_TIMEOUT_FLG from causing an in-
terrupt
0x0017
6
R/W
Reserved
Factory set to 1 to mask reserved bit from causing an
interrupt. Do not clear this bit.
0x0017
7
R/W
Reserved
Factory set to 1 to mask reserved bit from causing an
interrupt. Do not clear this bit.
The interrupt mask bits for the fault flags in register 0x011. If the mask bit is set, the alarm will be blocked from causing an interrupt.
The default for this register is 0x035.
Table 15.19. 0x0018 OOF and LOS Masks
Reg Address
Bit Field
Type
Setting Name
Description
0x0018
3:0
R/W
LOS_INTR_MSK
1: To mask the clock input LOS flag
0x0018
7:4
R/W
OOF_INTR_MSK 1: To mask the clock input OOF flag
• Input 0 (IN0) corresponds to LOS_IN_INTR_MSK 0x0018 [0], OOF_IN_INTR_MSK 0x0018 [4]
• Input 1 (IN1) corresponds to LOS_IN_INTR_MSK 0x0018 [1], OOF_IN_INTR_MSK 0x0018 [5]
• Input 2 (IN2) corresponds to LOS_IN_INTR_MSK 0x0018 [2], OOF_IN_INTR_MSK 0x0018 [6]
• Input 3 (IN3) corresponds to LOS_IN_INTR_MSK 0x0018 [3], OOF_IN_INTR_MSK 0x0018 [7]
These are the interrupt mask bits for the OOF and LOS flags in register 0x0012. If a mask bit is set, the alarm will be blocked from
causing an interrupt.
Table 15.20. 0x0019 Holdover and LOL Masks
Reg Address
Bit Field
Type
Setting Name
Description
0x0019
3:0
R/W
LOL_INTR_MSK_P
LL[D:A]
1: To mask the clock input LOL flag
0x0019
7:4
R/W
HOLD_INTR_MSK_
PLL[D:A]
1: To mask the holdover flag
• DSPLL A corresponds to LOL_INTR_MSK_PLL 0x0019 [0], HOLD_INTR_MSK_PLL 0x0019 [4]
• DSPLL B corresponds to LOL_INTR_MSK_PLL 0x0019 [1], HOLD_INTR_MSK_PLL 0x0019 [5]
• DSPLL C corresponds to LOL_INTR_MSK_PLL 0x0019 [2], HOLD_INTR_MSK_PLL 0x0019 [6]
• DSPLL D corresponds to LOL_INTR_MSK_PLL 0x0019 [3], HOLD_INTR_MSK_PLL 0x0019 [7]
These are the interrupt mask bits for the LOS and HOLD flags in register 0x0013. If a mask bit is set, the alarm will be blocked from
causing an interrupt.
Si5397/96 Reference Manual
Si5397A/B Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 95