Table 16.269. 0x073C-0x073D Hitless Switching Phase Threshold
Reg Address
Bit Field
Type
Setting Name
Description
0x073C
7:0
R/W
HSW_PHMEAS_TH
R_PLLD
10-bit value. Set by CBPro.
0x073D
9:8
R/W
HSW_PHMEAS_TH
R_PLLD
Table 16.270. 0x073E
Reg Address
Bit Field
Type
Setting Name
Description
0x073E
4:0
R/W
HSW_COARSE_P
M_LEN_PLLD
Set by CBPro.
Table 16.271. 0x073F
Reg Address
Bit Field
Type
Setting Name
Description
0x073F
4:0
R/W
HSW_COARSE_P
M_DLY_PLLD
Set by CBPro.
Table 16.272. 0x0740 DSPLL D Hold Valid History and Fastlock Status
Reg Address
Bit Field
Type
Setting Name
Description
0x0740
1
R
HOLD_HIST_VAL-
ID_PLLD
Holdover Valid historical frequency data indicator.
0: Invalid Holdover History - Freerun on input fail or
switch
1: Valid Holdover History - Holdover on input fail or
switch
0x0740
2
R
FASTLOCK_STA-
TUS_PLLD
Fastlock engaged indicator.
0: DSPLL Loop BW is active
1: Fastlock DSPLL BW currently being used
Table 16.273. 0x0743-0x0745
Reg Address
Bit Field
Type
Setting Name
Description
0x0743
7:0
R/W
FINE_ADJ_OVR_P
LLD
Set by CBPro.
0x0744
15:8
R/W
FINE_ADJ_OVR_P
LLD
Set by CBPro.
0x0745
17:16
R/W
FINE_ADJ_OVR_P
LLD
Set by CBPro.
Si5397/96 Reference Manual
Si5397C/D Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 251