5.3.4 Interrupt Pin (INTR)
An interrupt pin (INTR) indicates a change in state with any of the status indicators for any of the DSPLLs. All status indicators are
maskable to prevent assertion of the interrupt pin. The state of the INTR pin is reset by clearing the sticky status registers.
Table 5.11. Interrupt Mask Registers
Setting Name
Hex Address [Bit Field]
Function
Si5397
Si5396
LOS(3, 2, 1, 0)_INTR_MSK
0018[3:0]
0018[1:0]
Prevents IN3, IN2, IN1, IN0 LOS from asserting the
INTR pin
OOF(3, 2, 1, 0)_INTR_MSK
0018[7:4]
0018[5:4]
Prevents IN3, IN2, IN1, IN0 OOF from asserting the
INTR pin
LOSXAXB_INTR_MSK
0017[1]
0017[1]
Prevents XAXB LOS from asserting the INTR pin
LOL_INTR_MSK_PLL(D,C,B,A)
0019[3:0]
0019[1:0]
Prevents DSPLL D, C, B, A LOL from asserting the
INTR pin
HOLD_INTR_MSK_PLL(D,C,B,A)
0019[7:4]
0019[5:4]
Prevents DSPLL D, C, B, A HOLD from asserting the
INTR pin
INTR
LOL_INTR_MSK_PLL[D:A]
OOF[3-0]_INTR_MSK
LOS[3-0]_INTR_MSK
CAL_FLG_PLL[D:A]
HOLD_INTR_MSK_PLL[D:A]
LOSXAXB_FLG
LOSXAXB_INTR_MSK
OOF_FLG[3-0]
LOS_FLG[3-0]
HOLD_FLG_PLL[D:A]
CAL_INTR_MSK_PLL[D:A]
LOL_FLG_PLL[D:A]
LOSREF_FLG
LOSREF_INTR_MSK
XAXB_ERR_FLG
XAXB_ERR_INTR_MSK
SMBUS_TIMEOUT_FLG
SMB_TMOUT_INTR_MSK
SYSINCAL_FLG
SYSINCAL_INTR_MSK
Figure 5.13. Interrupt Triggers and Masks
Si5397/96 Reference Manual
Clock Inputs
silabs.com
| Building a more connected world.
Rev. 0.9 | 35