16.5 Page 4 Registers Si5397C/D
Table 16.132. 0x0407 DSPLL A Active Input
Reg Address
Bit Field
Type
Setting Name
Description
0x0407
7:6
R
IN_PLLA_ACTV
Currently selected DSPLL input clock.
0: IN0
1: IN1
2: IN2
3: IN3
Table 16.133. 0x0408-0x040D DSPLL A Loop Bandwidth
Reg Address
Bit Field
Type
Setting Name
Description
0x0408
5:0
R/W
BW0_PLLA
Parameters that create the normal PLL bandwidth
0x0409
5:0
R/W
BW1_PLLA
0x040A
5:0
R/W
BW2_PLLA
0x040B
5:0
R/W
BW3_PLLA
0x040C
5:0
R/W
BW4_PLLA
0x040D
5:0
R/W
BW5_PLLA
This group of registers determines the DSPLL A loop bandwidth. In ClockBuilder Pro it is selectable from 200 Hz to 4 kHz in steps of
roughly 2x each. Clock Builder Pro will then determine the values for each of these registers. Either a full device SOFT_RST_ALL
(0x001C[0]) or the BW_UPDATE_PLLA bit (reg 0x0414[0]) must be used to cause all of the BWx_PLLA, FAST_BWx_PLLA, and
BWx_HO_PLLA parameters to take effect. Note that individual SOFT_RST_PLLA (0x001C[1]) does not update the bandwidth parame-
ters.
Table 16.134. 0x040E-0x0414 DSPLL A Fast Lock Loop Bandwidth
Reg Address
Bit Field
Type
Setting Name
Description
0x040E
5:0
R/W
FAST-
LOCK_BW0_PLLA
Parameters that create the fast lock PLL bandwidth
0x040F
5:0
R/W
FAST-
LOCK_BW1_PLLA
0x0410
5:0
R/W
FAST-
LOCK_BW2_PLLA
0x0411
5:0
R/W
FAST-
LOCK_BW3_PLLA
0x0412
5:0
R/W
FAST-
LOCK_BW4_PLLA
0x0413
5:0
R/W
FAST-
LOCK_BW5_PLLA
0x0414
0
S
BW_UP-
DATE_PLLA
0: No effect
1: Update both the Normal and Fastlock BWs for PLL A.
This group of registers determines the DSPLL Fastlock bandwidth. Clock Builder Pro will determine the values for each of these regis-
ters. Either a full device SOFT_RST_ALL (0x001C[0]) or the BW_UPDATE_PLLA bit (reg 0x0414[0]) must be used to cause all of the
Si5397/96 Reference Manual
Si5397C/D Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 214