Table 17.137. 0x0436 DSPLLA Input Clock Switching Control
Reg Address
Bit Field
Type
Setting Name
Description
0x0436
1:0
R/W
CLK_SWITCH_MO
DE_PLLA
Clock Selection Mode
0: Manual
1: Automatic, non-revertive
2: Automatic, revertive
3: Reserved
0x0436
2
R/W
HSW_EN_PLLA
0: Glitchless switching mode (phase buildout turned off)
1: Hitless switching mode (phase buildout turned on)
Table 17.138. 0x0437 DSPLLA Input Alarm Masks
Reg Address
Bit Field
Type
Setting Name
Description
0x0437
3:0
R/W
IN_LOS_MSK_PLL
A
For each clock input LOS alarm
0: To use LOS in the clock selection logic
1: To mask LOS from the clock selection logic
0x0437
7:4
R/W
IN_OOF_MSK_PLL
A
For each clock input OOF alarm
0: To use OOF in the clock selection logic
1: To mask OOF from the clock selection logic
For each of the four clock inputs the OOF and or the LOS alarms can be used for the clock selection logic or they can be masked from
it. Note that the clock selection logic can affect entry into holdover.
IN0 Input 0 applies to LOS alarm 0x0437[0], OOF alarm 0x0437[4]
IN1 Input 1 applies to LOS alarm 0x0437[1], OOF alarm 0x0437[5]
IN2 Input 2 applies to LOS alarm 0x0437[2], OOF alarm 0x0437[6]
IN3 Input 3 applies to LOS alarm 0x0437[3], OOF alarm 0x0437[7]
Table 17.139. 0x0438 DSPLL A Clock Inputs 0 and 1 Priority
Reg Address
Bit Field
Type
Setting Name
Description
0x0438
2:0
R/W
IN0_PRIORI-
TY_PLLA
The priority for clock input 0 is:
0: No priority
1: For priority 1
2: For priority 2
3: For priority 3
4: For priority 4
5–7: Reserved
Si5397/96 Reference Manual
Si5396 Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 296