Table 16.21. 0x001A INCAL Masks
Reg Address
Bit Field
Type
Setting Name
Description
0x001A
7:4
R/W
CAL_INTR_MSK_D
SPLL[D:A]
1: To mask the DSPLL internal calibration busy flag
DSPLL A corresponds to bit 0
DSPLL B corresponds to bit 1
DSPLL C corresponds to bit 2
DSPLL D corresponds to bit 3
Table 16.22. 0x001C Soft Reset and Calibration
Reg Address
Bit Field
Type
Setting Name
Description
0x001C
0
S
SOFT_RST_ALL
0: No effect
1: Initialize and calibrate the entire device.
0x001C
1
S
SOFT_RST_PLLA 1 initialize and calibrate DSPLLA
0x001C
2
S
SOFT_RST_PLLB 1 initialize and calibrate DSPLLB
0x001C
3
S
SOFT_RST_PLLC 1 initialize and calibrate DSPLLC
0x001C
4
S
SOFT_RST_PLLD 1 initialize and calibrate DSPLLD
These bits are of type “S”, which means self-clearing. Unlike SOFT_RST_ALL, the SOFT_RST_PLLx bits do not update the loop BW
values. If these have changed, the update can be done by writing to BW_UPDATE_PLLA, BW_UPDATE_PLLB, BW_UPDATE_PLLC,
and BW_UPDATE_PLLD at addresses 0x0414, 0x514, 0x0614, and 0x0715.
Table 16.23. 0x001D FINC, FDEC
Reg Address
Bit Field
Type
Setting Name
Description
0x001D
0
S
FINC
0: No effect
1: A rising edge will cause an frequency increment.
0x001D
1
S
FDEC
0: No effect
1: A rising edge will cause an frequency decrement.
Table 16.24. 0x001E Sync, Power Down, and Hard Reset
Reg Address
Bit Field
Type
Setting Name
Description
0x001E
0
R/W
PDN
1: To put the device into low power mode
0x001E
1
R/W
HARD_RST
Perform hard Reset with NVM read.
0: Normal Operation
1: Hard Reset the device
0x001E
2
S
SYNC
1 to reset all the R dividers to the same state.
Si5397/96 Reference Manual
Si5397C/D Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 182