Table 15.229. 0x0638 DSPLL C Clock Inputs 0 and 1 Priority
Reg Address
Bit Field
Type
Setting Name
Description
0x0638
2:0
R/W
IN0_PRIORI-
TY_PLLC
The priority for clock input 0 is:
0: No priority
1: For priority 1
2: For priority 2
3: For priority 3
4: For priority 4
5–7: Reserved
0x0638
6:4
R/W
IN1_PRIORI-
TY_PLLC
The priority for clock input 1 is:
0: No priority
1: For priority 1
2: For priority 2
3: For priority 3
4: For priority 4
5–7: Reserved
Table 15.230. 0x0639 DSPLL C Clock Inputs 2 and 3 Priority
Reg Address
Bit Field
Type
Setting Name
Description
0x0639
2:0
R/W
IN2_PRIORI-
TY_PLLC
The priority for clock input 2 is:
0: No priority
1: For priority 1
2: For priority 2
3: For priority 3
4: For priority 4
5–7: Reserved
0x0639
6:4
R/W
IN3_PRIORI-
TY_PLLC
The priority for clock input 3 is:
0: No priority
1: For priority 1
2: For priority 2
3: For priority 3
4: For priority 4
5–7: Reserved
Si5397/96 Reference Manual
Si5397A/B Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 155