ClockBuilder Pro is used to select the correct settings for this register. The output drivers are all identical.
Table 15.86. 0x010B, 0x0115, 0x011A, 0x011F, 0x0129, 0x012E, 0x0133, 0x013D Output Format
Reg Address
Bit Field
Type
Setting Name
Description
0x010B
0x0115
0x011A
0x011F
0x0129
0x012E
0x0133
0x013D
2:0
R/W
OUT0_MUX_SEL
OUT1_MUX_SEL
OUT2_MUX_SEL
OUT3_MUX_SEL
OUT4_MUX_SEL
OUT5_MUX_SEL
OUT6_MUX_SEL
OUT7_MUX_SEL
Output driver input mux select.This selects the source
of the output clock.
0: DSPLL A
1: DSPLL B
2: DSPLL C
3: DSPLL D
5-7: Reserved
0x010B
0x0115
0x011A
0x011F
0x0129
0x012E
0x0133
0x013D
3
R/W
OUT0_VDD_SEL_E
N
OUT1_VDD_SEL_E
N
OUT2_VDD_SEL_E
N
OUT3_VDD_SEL_E
N
OUT4_VDD_SEL_E
N
OUT5_VDD_SEL_E
N
OUT6_VDD_SEL_E
N
OUT7_VDD_SEL_E
N
0: Reserved
1: Enable manual OUTx_VDD_SEL
0x010B
0x0115
0x011A
0x011F
0x0129
0x012E
0x0133
0x013D
5:4
R/W
OUT0_VDD_SEL
OUT1_VDD_SEL
OUT2_VDD_SEL
OUT3_VDD_SEL
OUT4_VDD_SEL
OUT5_VDD_SEL
OUT6_VDD_SEL
OUT7_VDD_SEL
0: 3.3 V
1: 1.8 V
2: 2.5 V
3: Reserved
Si5397/96 Reference Manual
Si5397A/B Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 114