Table 15.187. 0x0532
Reg Address
Bit Field
Type
Setting Name
Description
0x0532
7:0
R/W
HOLD_15M_CYC_
COUNT_PLLB
Set by CBPro.
0x0533
15:8
R/W
HOLD_15M_CYC_
COUNT_PLLB
0x0534
23:16
R/W
HOLD_15M_CYC_
COUNT_PLLB
Table 15.188. 0x0535 DSPLL B Force Holdover
Reg Address
Bit Field
Type
Setting Name
Description
0x0535
0
R/W
FORCE_HOLD_PL
LB
0: For normal operation
1: To force holdover
Table 15.189. 0x0536 DSPLLB Input Clock Switching Control
Reg Address
Bit Field
Type
Setting Name
Description
0x0536
1:0
R/W
CLK_SWITCH_MO
DE_PLLB
Clock Selection Mode
0: Manual
1: Automatic, non-revertive
2: Automatic, revertive
3: Reserved
0x0536
2
R/W
HSW_EN_PLLB
0: Glitchless switching mode (phase buildout turned off)
1: Hitless switching mode (phase buildout turned on)
Table 15.190. 0x0537 DSPLLB Input Alarm Masks
Reg Address
Bit Field
Type
Setting Name
Description
0x0537
3:0
R/W
IN_LOS_MSK_PLL
B
For each clock input LOS alarm
0: To use LOS in the clock selection logic
1: To mask LOS from the clock selection logic
0x0537
7:4
R/W
IN_OOF_MSK_PLL
B
For each clock input OOF alarm
0: To use OOF in the clock selection logic
1: To mask OOF from the clock selection logic
For each of the four clock inputs the OOF and or the LOS alarms can be used for the clock selection logic or they can be masked from
it. Note that the clock selection logic can affect entry into holdover.
IN0 Input 0 applies to LOS alarm 0x0537[0], OOF alarm 0x0537[4]
IN1 Input 1 applies to LOS alarm 0x0537[1], OOF alarm 0x0537[5]
IN2 Input 2 applies to LOS alarm 0x0537[2], OOF alarm 0x0537[6]
IN3 Input 3 applies to LOS alarm 0x0537[3], OOF alarm 0x0537[7]
Si5397/96 Reference Manual
Si5397A/B Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 144