Table 17.67. 0x00E6-0x00E9 FASTLOCK_EXTEND_PLLA
Reg Address
Bit Field
Type
Setting Name
Description
0x00E6
7:0
R/W
FASTLOCK_EX-
TEND_PLLA
29-bit value. Set by CBPro to minimize the phase tran-
sients when switching the PLL bandwidth. See FAST-
LOCK_EXTEND_SCL_PLLx.
0x00E7
15:8
R/W
FASTLOCK_EX-
TEND_PLLA
0x00E8
23:16
R/W
FASTLOCK_EX-
TEND_PLLA
0x00E9
28:24
R/W
FASTLOCK_EX-
TEND_PLLA
Table 17.68. 0x00EA-0x00ED FASTLOCK_EXTEND_PLLB
Reg Address
Bit Field
Type
Setting Name
Description
0x00EA
7:0
R/W
FSTLK_TIM-
ER_EXT_PLLB
29-bit value. Set by CBPro to minimize the phase tran-
sients when switching the PLL bandwidth. See FAST-
LOCK_EXTEND_SCL_PLLx.
0x00EB
15:8
R/W
FSTLK_TIM-
ER_EXT_PLLB
0x00EC
23:16
R/W
FSTLK_TIM-
ER_EXT_PLLB
0x00ED
28:24
R/W
FSTLK_TIM-
ER_EXT_PLLB
Table 17.69. 0x00F6
Reg Address
Bit Field
Type
Name
Description
0x00F6
0
R
REG_0XF7_INT
R
Set by CBPro.
0x00F6
1
R
REG_0XF8_INT
R
Set by CBPro.
0x00F6
2
R
REG_0XF9_INT
R
Set by CBPro.
Table 17.70. 0x00F7
Reg Address
Bit Field
Type
Name
Description
0x00F7
0
R
SYSINCAL_INTR Set by CBPro.
0x00F7
1
R
LOSXAXB_INTR Set by CBPro.
0x00F7
2
R
LOSREF_INTR Set by CBPro.
0x00F7
4
R
LOSVCO_INTR Set by CBPro.
0x00F7
5
R
SMBUS_TIME_O
UT_INTR
Set by CBPro.
Si5397/96 Reference Manual
Si5396 Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 276