![Silicon Laboratories Si5396 Series Скачать руководство пользователя страница 164](http://html1.mh-extra.com/html/silicon-laboratories/si5396-series/si5396-series_reference-manual_1271743164.webp)
Table 15.262. 0x0732
Reg Address
Bit Field
Type
Setting Name
Description
0x0732
4:0
R/W
HOLD_REF_COUN
T_FRC_PLLD
5- bit value
Table 15.263. 0x0733-0x0735
Reg Address
Bit Field
Type
Setting Name
Description
0x0733
7:0
R/W
HOLD_15M_CYC_
COUNT_PLLD
Set by CBPro.
0x0734
15:8
R/W
HOLD_15M_CYC_
COUNT_PLLD
0x0735
23:16
R/W
HOLD_15M_CYC_
COUNT_PLLD
Table 15.264. 0x0736 DSPLL D Force Holdover
Reg Address
Bit Field
Type
Setting Name
Description
0x0736
0
R/W
FORCE_HOLD_PL
LD
0: For normal operation
1: To force holdover
Table 15.265. 0x0737 DSPLLD Input Clock Switching Control
Reg Address
Bit Field
Type
Setting Name
Description
0x0737
1:0
R/W
CLK_SWITCH_MO
DE_PLLD
Clock Selection Mode
0: Manual
1: Automatic, non-revertive
2: Automatic, revertive
3: Reserved
0x0737
2
R/W
HSW_EN_PLLD
0: Glitchless switching mode (phase buildout turned off)
1: Hitless switching mode (phase buildout turned on)
Table 15.266. 0x0738 DSPLLD Input Alarm Masks
Reg Address
Bit Field
Type
Setting Name
Description
0x0738
3:0
R/W
IN_LOS_MSK_PLL
D
For each clock input LOS alarm
0: To use LOS in the clock selection logic
1: To mask LOS from the clock selection logic
0x0738
7:4
R/W
IN_OOF_MSK_PLL
D
For each clock input OOF alarm
0: To use OOF in the clock selection logic
1: To mask OOF from the clock selection logic
Si5397/96 Reference Manual
Si5397A/B Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 164