15.7 Page 6 Registers Si5397A/B
Table 15.209. 0x0607 DSPLL C Active Input
Reg Address
Bit Field
Type
Setting Name
Description
0x0607
7:6
R
IN_PLLC_ACTV
Currently selected DSPLL input clock
0: IN0
1: IN1
2: IN2
3: IN3
Table 15.210. 0x0608-0x060D DSPLL C Loop Bandwidth
Reg Address
Bit Field
Type
Setting Name
Description
0x0608
5:0
R/W
BW0_PLLC
Parameters that create the normal PLL bandwidth
0x0609
5:0
R/W
BW1_PLLC
0x060A
5:0
R/W
BW2_PLLC
0x060B
5:0
R/W
BW3_PLLC
0x060C
5:0
R/W
BW4_PLLC
0x060D
5:0
R/W
BW5_PLLC
This group of registers determines the DSPLL C loop bandwidth. Clock Builder Pro will then determine the values for each of these
registers. Either a full device SOFT_RST_ALL (0x001C[0]) or the BW_UPDATE_PLLC bit (reg 0x0614[0]) must be used to cause all of
the BWx_PLLC, FAST_BWx_PLLC, and BWx_HO_PLLC parameters to take effect. Note that individual SOFT_RST_PLLC (0x001C[3])
does not update the bandwidth parameters.
Table 15.211. 0x060E-0x0614 DSPLL C Fast Lock Loop Bandwidth
Reg Address
Bit Field
Type
Setting Name
Description
0x060E
5:0
R/W
FAST-
LOCK_BW0_PLLC
Parameters that create the fast lock PLL bandwidth
0x060F
5:0
R/W
FAST-
LOCK_BW1_PLLC
0x0610
5:0
R/W
FAST-
LOCK_BW2_PLLC
0x0611
5:0
R/W
FAST-
LOCK_BW3_PLLC
0x0612
5:0
R/W
FAST-
LOCK_BW4_PLLC
0x0613
5:0
R/W
FAST-
LOCK_BW5_PLLC
0x0614
0
S
BW_UP-
DATE_PLLC
0: No effect.
1: Update both the Normal and Fastback BWs for PLL
C.
This group of registers determines the DSPLL Fastlock bandwidth. Clock Builder Pro will then determine the values for each of these
registers. Either a full device SOFT_RST_ALL (0x001C[0]) or the BW_UPDATE_PLLC bit (reg 0x0614[0]) must be used to cause all of
Si5397/96 Reference Manual
Si5397A/B Register Map
silabs.com
| Building a more connected world.
Rev. 0.9 | 150