RL78/G1P
CHAPTER 27 ELECTRICAL SPECIFICATIONS
R01UH0895EJ0100 Rev.1.00
734
Nov 29, 2019
(2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output)
(T
A
= -40 to +85
C, 2.7 V
≤
V
DD
≤
3.6 V, V
SS
= 0 V)
Parameter Symbol
Conditions
HS (high-speed main) Mode LS (low-speed main) Mode Unit
MIN. MAX. MIN. MAX.
SCKp cycle time
t
KCY1
83.3
250
ns
SCKp high-/low-level width
t
KH1
, t
KL1
t
KCY1
/2 - 10
t
KCY1
/2 - 50
ns
SIp setup time (to SCKp
↑
)
Note 1
t
SIK1
33
110
ns
SIp hold time (from SCKp
↑
)
Note 1
t
KSI1
10
10
ns
Delay time from SCKp
↓
to SOp output
Note 2
t
KSO1
C = 20 pF
Note 3
10
10
ns
Notes
1.
When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes “to SCKp
↓
” and
the SIp hold time becomes “from SCKp
↓
” when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
2.
When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes
“from SCKp
↑
” when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
3.
C is the load capacitance of the SCKp and SOp output lines.
Remarks 1.
p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0)
2.
f
MCK
: Serial array unit operation clock frequency
(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,
n: Channel number (mn = 00))