RL78/G1P
CHAPTER 3 CPU ARCHITECTURE
R01UH0895EJ0100 Rev.1.00
30
Nov 29, 2019
Table 3-3. Vector Table
Vector Table Address
Interrupt Source
00000H
RESET, POR, LVD, WDT, TRAP, IAW, RPE
00004H INTWDTI
00006H INTLVI
00008H INTP0
0000AH INTP1
0000CH INTP2
0000EH INTP3
00010H INTP4
00012H INTP5
00014H INTAD
00016H INTIICA0
00018H INTFL
0001AH INTDMA0
0001CH INTDMA1
0001EH INTST0/INTCSI00
00020H INTSR0
00022H INTSRE0
INTTM01H
00028H INTTM03H
0002AH INTIICA1
0002CH INTTM00
0002EH INTTM01
00030H INTTM02
00032H INTTM03
(2) CALLT instruction table area
The 64-byte area 00080H to 000BFH can store the subroutine entry address of a 2-byte call instruction (CALLT). Set
the subroutine entry address to a value in a range of 00000H to 0FFFFH (because an address code is of 2 bytes).
(3) Option byte area
A 4-byte area of 000C0H to 000C3H can be used as an option byte area. For details, see
CHAPTER 22 OPTION
BYTE
.
(4) On-chip debug security ID setting area
A 10-byte area of 000C4H to 000CDH can be used as an on-chip debug security ID setting area. For details, see
CHAPTER 24 ON-CHIP DEBUG FUNCTION
.